Silicon Labs /Series1 /EFM32GG11B /EFM32GG11B840F1024GQ64 /SDIO /CFGPRESETVAL2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CFGPRESETVAL2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0SDR25SDCLKFREQ0 (SDR25CLKGENEN)SDR25CLKGENEN 0SDR25DRVST 0SDR50SDCLKFREQ0 (SDR50CLKGENEN)SDR50CLKGENEN 0SDR50DRVST

Description

Core Configuration Preset Value 2

Fields

SDR25SDCLKFREQ

SDR25 SD_CLK Frequency

SDR25CLKGENEN

SDR25 SD_CLK Gen Enable

SDR25DRVST

SDR25 SD Drive Strength

SDR50SDCLKFREQ

Preset Value for SDR50 Speed of SD_CLK

SDR50CLKGENEN

SDR50 Speed Clock Gen Enable

SDR50DRVST

SDR50 Speed Drive Strength

Links

() ()